### CS147 - Lab 14

# **Gate Level Modeling**

Kaushik Patra (kaushik.patra@sjsu.edu)

1

## Implement 32-bit 4x1 MUX



File: mux.v

2





### Implement 32-bit ALU



| TYPE    | OPRN CODE |
|---------|-----------|
| add     | xx0001    |
| sub     | xx0010    |
| mul     | xx0011    |
| Shift R | xx0100    |
| Shift L | xx0101    |
| and     | xx0110    |
| or      | xx0111    |
| nor     | xx1000    |
| slt     | xx1001    |
|         |           |

#### Control Signals:

- For Adder-Subtractor & SLT  $\rightarrow$  SnA : OPRN[0]' + OPRN[3].OPRN[0]
- For shifter  $\rightarrow$  LnR : OPRN[0]

5



### CS147 - Lab 14

# **Gate Level Modeling**

Kaushik Patra (kaushik.patra@sjsu.edu)

7